@inproceedings{16403e13b35146e2bb4f52164724820c,
title = "A 7ps-jitter 0.053mm2 fast-lock ADDLL with wide-range and high-resolution all-digital DCC",
abstract = "An ADDLL is designed to achieve low jitter, fast lock time and nearly 50% duty cycle with an open-loop duty-cycle corrector. The ADDLL operates over a frequency range from 440MHz to 1.5GHz with 15 cycles of maximum lock-in time and occupies 0.053mm2 in 0.18μm 1.8V CMOS. The peak-to-peak jitter is 7ps at 1.5GHz and the power consumption is 43mW.",
author = "Dongsuk Shin and Janghoon Song and Hyunsoo Chae and Kim, {Kwan Weon} and Choi, {Young Jung} and Chulwoo Kim",
year = "2007",
doi = "10.1109/ISSCC.2007.373355",
language = "English",
isbn = "1424408539",
series = "Digest of Technical Papers - IEEE International Solid-State Circuits Conference",
publisher = "Institute of Electrical and Electronics Engineers Inc.",
pages = "184--186",
booktitle = "2007 IEEE International Solid-State Circuits Conference, ISSCC - Digest of Technical Papers",
note = "54th IEEE International Solid-State Circuits Conference, ISSCC 2007 ; Conference date: 11-02-2007 Through 15-02-2007",
}