A 7ps-jitter 0.053mm2 fast-lock ADDLL with wide-range and high-resolution all-digital DCC

Dongsuk Shin, Janghoon Song, Hyunsoo Chae, Kwan Weon Kim, Young Jung Choi, Chulwoo Kim

    Research output: Chapter in Book/Report/Conference proceedingConference contribution

    10 Citations (Scopus)

    Abstract

    An ADDLL is designed to achieve low jitter, fast lock time and nearly 50% duty cycle with an open-loop duty-cycle corrector. The ADDLL operates over a frequency range from 440MHz to 1.5GHz with 15 cycles of maximum lock-in time and occupies 0.053mm2 in 0.18μm 1.8V CMOS. The peak-to-peak jitter is 7ps at 1.5GHz and the power consumption is 43mW.

    Original languageEnglish
    Title of host publication2007 IEEE International Solid-State Circuits Conference, ISSCC - Digest of Technical Papers
    PublisherInstitute of Electrical and Electronics Engineers Inc.
    Pages184-186
    Number of pages3
    ISBN (Print)1424408539, 9781424408535
    DOIs
    Publication statusPublished - 2007
    Event54th IEEE International Solid-State Circuits Conference, ISSCC 2007 - San Francisco, CA, United States
    Duration: 2007 Feb 112007 Feb 15

    Publication series

    NameDigest of Technical Papers - IEEE International Solid-State Circuits Conference
    ISSN (Print)0193-6530

    Other

    Other54th IEEE International Solid-State Circuits Conference, ISSCC 2007
    Country/TerritoryUnited States
    CitySan Francisco, CA
    Period07/2/1107/2/15

    ASJC Scopus subject areas

    • Electronic, Optical and Magnetic Materials
    • Electrical and Electronic Engineering

    Fingerprint

    Dive into the research topics of 'A 7ps-jitter 0.053mm2 fast-lock ADDLL with wide-range and high-resolution all-digital DCC'. Together they form a unique fingerprint.

    Cite this