TY - GEN
T1 - Binary decision diagram to design balanced secure logic styles
AU - Kim, Hyunmin
AU - Hong, Seokhie
AU - Preneel, Bart
AU - Verbauwhede, Ingrid
N1 - Publisher Copyright:
© 2016 IEEE.
PY - 2016/10/20
Y1 - 2016/10/20
N2 - Embedded implementations of cryptographic algorithms require countermeasures against side-channel attacks (SCAs), that exploit physical variables measured during the computation. These countermeasures increase cost, power consumption and latency of the device. One class of countermeasures, hiding, consists of a balanced circuit style, including balancing of the capacitances and delays; it requires full connection to avoid memory effect that is an effect caused by repeatedly recharged energy after being only partially discharged at the internal parasitic capacitance. This paper proposes binary decision diagrams (BDDs) to derive complex pull-down networks that fulfill all these requirements while being compact at the same time; it uses sense amplifier-based logic (SABL) to obtain well-balanced pre-charge circuits. An attack based on mutual information analysis (MIA) is applied to the AES S-boxes implemented in our novel secure logic style. After the evaluation at pre-layout SPICE level, the balanced circuit with BDD leaks less information than comparable logic styles, even though the implementation area is reduced by 40.6%, the power consumption up to 46.1% and the delay by 35.2% compared to the classic SABL approach.
AB - Embedded implementations of cryptographic algorithms require countermeasures against side-channel attacks (SCAs), that exploit physical variables measured during the computation. These countermeasures increase cost, power consumption and latency of the device. One class of countermeasures, hiding, consists of a balanced circuit style, including balancing of the capacitances and delays; it requires full connection to avoid memory effect that is an effect caused by repeatedly recharged energy after being only partially discharged at the internal parasitic capacitance. This paper proposes binary decision diagrams (BDDs) to derive complex pull-down networks that fulfill all these requirements while being compact at the same time; it uses sense amplifier-based logic (SABL) to obtain well-balanced pre-charge circuits. An attack based on mutual information analysis (MIA) is applied to the AES S-boxes implemented in our novel secure logic style. After the evaluation at pre-layout SPICE level, the balanced circuit with BDD leaks less information than comparable logic styles, even though the implementation area is reduced by 40.6%, the power consumption up to 46.1% and the delay by 35.2% compared to the classic SABL approach.
UR - http://www.scopus.com/inward/record.url?scp=84997501381&partnerID=8YFLogxK
U2 - 10.1109/IOLTS.2016.7604710
DO - 10.1109/IOLTS.2016.7604710
M3 - Conference contribution
AN - SCOPUS:84997501381
T3 - 2016 IEEE 22nd International Symposium on On-Line Testing and Robust System Design, IOLTS 2016
SP - 239
EP - 244
BT - 2016 IEEE 22nd International Symposium on On-Line Testing and Robust System Design, IOLTS 2016
PB - Institute of Electrical and Electronics Engineers Inc.
T2 - 22nd IEEE International Symposium on On-Line Testing and Robust System Design, IOLTS 2016
Y2 - 4 July 2016 through 6 July 2016
ER -