@inproceedings{aaa8467a64d142b9be3b8084b18b1b9d,
title = "Efficient characterization and suppression methodology of edge effects for leakage current reduction of sub-40nm DRAM device",
abstract = "With the process scaling, the leakage current reduction has been the primary design concerns in a nanometer-era VLSI circuit. In this paper, we propose a new lithography process-aware edge effects correction method to reduce the leakage current in the shallow trench isolation (STI). We construct the various test structures to model Ileakage and I leakage-fringe which represent the leakage currents at the center and edge of the transistor, respectively. The layout near the active edge is modified using the look-up table generated by the calibrated analytic model. On average, the proposed edge effects correction method reduces the leakage current by 18% with the negligible decrease of the drive current at sub-40nm DRAM device.",
keywords = "Analytic model, Edge effects, Leakage current, Shaping gate channel",
author = "Soo, {Han Choi} and Young, {Hee Park} and Chul, {Hong Park} and Sang, {Hoon Lee} and Moon, {Hyun Yoo} and Gyu, {Tae Kim}",
year = "2010",
doi = "10.1109/ICMTS.2010.5466864",
language = "English",
isbn = "9781424469154",
series = "IEEE International Conference on Microelectronic Test Structures",
pages = "34--37",
booktitle = "2010 International Conference on Microelectronic Test Structures, 23rd IEEE ICMTS Conference Proceedings",
note = "2010 International Conference on Microelectronic Test Structures, ICMTS 2010 ; Conference date: 22-03-2010 Through 25-03-2010",
}