Abstract
In this paper, we propose efficient sequential AES CCM architecture for the IEEE 802.16e. In the proposed architecture, only one AES encryption core is used and the operation of the CTR and the CBC-MAC is processed concurrently within one round. With this design approach, we can design sequential AES CCM architecture having 570 Mbps@102.4MHz throughput and 1,397 slices at a Spartan3 3s5000 device.
Original language | English |
---|---|
Pages (from-to) | 185-187 |
Number of pages | 3 |
Journal | IEICE Transactions on Information and Systems |
Volume | E-95-D |
Issue number | 1 |
DOIs | |
Publication status | Published - 2012 Jan |
Keywords
- Communication system security
- Cryptography
- FPGA
- Integrated chip design
ASJC Scopus subject areas
- Software
- Hardware and Architecture
- Computer Vision and Pattern Recognition
- Electrical and Electronic Engineering
- Artificial Intelligence