Impact of temperature on negative capacitance field-effect transistor

Research output: Contribution to journalArticlepeer-review

Abstract

A negative capacitance field-effect transistor (FET) with sub-60mV/decade subthreshold slope (SS) at different temperatures (i.e. 14.8 mV/decade at 300 K, 15.7 mV/decade at 360 K and 24.3 mV/decade at 400 K) is experimentally demonstrated. A detailed account of the fabrication process of a negative capacitor is first introduced, followed by the measurement setup for the negative capacitance FET. The impact of temperature on negative capacitance FETs is investigated: (i) the equation for the internal voltage gain in the FET as a function of temperature is derived using Gibbs free energy and (ii) internal voltage against gate voltage (VInt against VG), internal voltage gain against gate voltage (dVInt/dVG against VG) and drain current against gate voltage (ID against VG) curves at different temperatures are measured. It is confirmed that internal voltage amplification can be achieved using the ferroelectric capacitor. However, the magnitude of the step-up voltage transformation is reduced, i.e.from 9.5 at 300 K to 2.6 at 400 K. Additionally, the SS is slightly increased (i.e. degrading from 14.8 mV/decade at 300 K to 24.3 mV/decade at400K) with increasing temperature; however, all SS values are better than the physical limits of SS as dictated by Boltzmann statistics.

Original languageEnglish
Pages (from-to)106-108
Number of pages3
JournalElectronics Letters
Volume51
Issue number1
DOIs
Publication statusPublished - 2015 Jan 8
Externally publishedYes

Bibliographical note

Publisher Copyright:
© The Institution of Engineering and Technology 2015.

ASJC Scopus subject areas

  • Electrical and Electronic Engineering

Fingerprint

Dive into the research topics of 'Impact of temperature on negative capacitance field-effect transistor'. Together they form a unique fingerprint.

Cite this